How to pass return loss compliance metric for 32 GT/s PCIE 5.0?
Have you ever faced a return loss compliance test failure for a PCB link? Like I did in my previous post for 32 GT/s PCIE 5.0 standard How to fix it?
First of all, adjust the trace width to match the target characteristic impedance more closely. This was shown in an earlier post
Next, reduced the reflection from discontinuities such as AC capacitor, BGA and connector pads. This was done with simple cut-outs in reference plane in Simbeor software, as you can see in the video below. (Better resolution is at ). This made the link pass the return loss test!
However, there is still room for improvement. The microstrip traces (reddish in the ERC) and the viaholes (red in the ERC) have impedance substantially higher than 100 Ohm on TDR, which causes the reflections. I will show you how I solved this problem with Simbeor software in my next post.
Stay tuned for more tips and tricks on PCB design and simulation!
#simbeor #electromagnetics #signal_integrity
1 view
72
21
3 weeks ago 00:05:17 1
The Ultimate Email Extractor in 2024: YellowPages Scraper 🌎
3 weeks ago 00:03:55 1
Pokemon GO Joystick, Teleport, Auto Walk - How to Get Pokemon GO Spoofer iOS & Android 2024 FREE
3 weeks ago 00:12:05 1
ZenBusiness Review 2024: What Makes It Stand Out?
3 weeks ago 00:04:14 1
Paramore: Decode [OFFICIAL VIDEO]
3 weeks ago 02:01:18 1
Half-Life 2: 20th Anniversary Documentary
3 weeks ago 00:36:24 2
Best of the Worst Trivia!
3 weeks ago 00:03:07 1
Delta Executor iOS iPhone Android NO KEY - Roblox Script Executor Mobile NEW UPDATE 2024
3 weeks ago 00:03:04 1
Bach, Organ Sonata No. 4 in E minor (BWV 528) 3. Un poco Allegro.
4 weeks ago 00:04:49 1
Play To Earn🔥This New Play to Earn Game is About to Make a Lot of People RICH
4 weeks ago 00:03:04 1
Arena Of Valor Hack - How to Get Unlimited Vouchers! iOS Android